看过本文的还看了

相关文献

该作者的其他文献

文献详情 >A Process Variation Tolerant OTA De... 收藏
A Process Variation Tolerant OTA Design for Low Power ASIC Design

A Process Variation Tolerant OTA Design for Low Power ASIC Design

作     者:R. Benschwartz P. Sakthivel R. Benschwartz;P. Sakthivel

作者机构:Department of Electronics and Communication Engineering College of Engineering Guindy Anna University Chennai India 

出 版 物:《Circuits and Systems》 (电路与系统(英文))

年 卷 期:2016年第7卷第6期

页      码:956-970页

摘      要:Technology development and continuous down scaling in CMOS fabrication makes Mixed Signal Integrated Circuits (MSIC) more vulnerable to process variation. This paper presents a well defined novel design methodology for process variability aware design by incorporating the major challenge of statistical circuit performance relating the device and circuit level variation in an accurate and efficient manner to improve the reliability, robustness and stability of the circuit. The device sensitive parameters are identified and accurately quantified by continuous realistic assessments using statistical methods. The modularity of the methodology can be validated by the output performance obtained from the gain and phase response of OTA which is highly stable when subjected to worst case process variation scenario. In the proposed optimization, the circuit is strengthened by fixing the optimum aspect ratio without adding any additional compensation devices complicating the circuit resulting in low power consumption of only 0.116 mW in standard CMOS 0.18 μm technology with 1.8 V power supply.

主 题 词:MSIC Process Voltage Temperature Operational Transconductance Amplifier Monte Carlo Simulation 

学科分类:080902[080902] 0809[工学-计算机类] 08[工学] 

D O I:10.4236/cs.2016.76081

馆 藏 号:203458100...

读者评论 与其他读者分享你的观点

用户名:未登录
我的评分