看过本文的还看了

相关文献

该作者的其他文献

文献详情 >Mitigating Time Interval Error (TIE... 收藏
Mitigating Time Interval Error (TIE) in High-Speed Baseband Digital Transports: Design for Delay Compensation at Baseband Infrastructure of Smart-Phones Using Fractal Dispersive Delay-Lines

Mitigating Time Interval Error (TIE) in High-Speed Baseband Digital Transports: Design for Delay Compensation at Baseband Infrastructure of Smart-Phones Using Fractal Dispersive Delay-Lines

作     者:Perambur S. Neelakanta Aziz U. Noori 

作者机构:Department of Computer and Electrical Engineering and Computer Science Florida Atlantic University Boca Raton USA 

出 版 物:《Circuits and Systems》 (电路与系统(英文))

年 卷 期:2014年第5卷第5期

页      码:115-123页

摘      要:A major concern in modern smart-phones and hand-held devices is a way of mitigating the time interval error (TIE) perceived at high-speed digital transits along the traces of the circuit-board (rigid and or flexible) used in baseband infrastructures. Indicated here is a way of adopting a planar fractal inductor configuration to improvise the necessary time-delay in the transits of digital signal phase jitter and reduce the TIE. This paper addresses systematic design considerations on fractal inductor geometry commensurate with practical aspects of its implementation as delaylines in the high-speed digital transports at the baseband operations of smart-phone infrastructures. Experimental results obtained from a test module are presented to illustrate the efficacy of the design and acceptable delay performance of the test structure commensurate with the digital transports of interest.

主 题 词:Time-Interval Error Smart-Phones Fractal Inductors Delay-Lines Insert 

学科分类:07[理学] 0701[理学-数学类] 070101[070101] 

D O I:10.4236/cs.2014.55013

馆 藏 号:203458948...

读者评论 与其他读者分享你的观点

用户名:未登录
我的评分