看过本文的还看了

相关文献

该作者的其他文献

文献详情 >Design of a New Serializer and Dese... 收藏
Design of a New Serializer and Deserializer Architecture for On-Chip SerDes Transceivers

Design of a New Serializer and Deserializer Architecture for On-Chip SerDes Transceivers

作     者:Nivedita Jaiswal Radheshyam Gamad 

作者机构:Department of Electronics and Instrumentation Engineering Shri G. S. Institute of Technology and Science Indore India 

出 版 物:《Circuits and Systems》 (电路与系统(英文))

年 卷 期:2015年第6卷第3期

页      码:81-92页

摘      要:The increasing trends in SoCs and SiPs technologies demand integration of large numbers of buses and metal tracks for interconnections. On-Chip SerDes Transceiver is a promising solution which can reduce the number of interconnects and offers remarkable benefits in context with power consumption, area congestion and crosstalk. This paper reports a design of a new Serializer and Deserializer architecture for basic functional operations of serialization and deserialization used in On-Chip SerDes Transceiver. This architecture employs a design technique which samples input on both edges of clock. The main advantage of this technique which is input is sampled with lower clock (half the original rate) and is distributed for the same functional throughput, which results in power savings in the clock distribution network. This proposed Serializer and Deserializer architecture is designed using UMC 180 nm CMOS technology and simulation is done using Cadence Spectre simulator with a supply voltage of 1.8 V. The present design is compared with the earlier published similar works and improvements are obtained in terms of power consumption and area as shown in Tables 1-3 respectively. This design also helps the designer for solving crosstalk issues.

主 题 词:SerDes Transceiver Serializer Deserializer SoC Cadence 

学科分类:1002[医学-临床医学类] 100214[100214] 10[医学] 

D O I:10.4236/cs.2015.63009

馆 藏 号:203459984...

读者评论 与其他读者分享你的观点

用户名:未登录
我的评分