限定检索结果

检索条件"机构=National ASIC Systems Engineering Technology Research Center"
1 条 记 录,以下是1-10 订阅
视图:
排序:
THE DESIGN OF AN ALL-DIGITAL PHASE-LOCKED LOOP WITH LOW JITTER BASED ON ISF ANALYSIS
收藏 引用
《Journal of Electronics(China)》2008年 第5期25卷 673-678页
作者:Deng Xiaoying Yang Jun Shi Longxing Chen XinNational ASIC Systems Engineering Technology Research Center Southeast University Nanjing 210005 China 
A low jitter All-Digital Phase-Locked Loop (ADPLL) used as a clock generator is designed. The Digital-Controlled Oscillator (DCO) for this ADPLL is a seven-stage ring oscillator with the delay of each stage change...
来源:详细信息评论
聚类工具 回到顶部